Can ship immediately
Due to market price fluctuations,if you need to purchase or consult the price.You can contact us or emial to us: brenda@hongda-ic.com
Description
The XCR3064XL-10VQG44I device is a 3.3V, 64-macrocell CPLD targeted at power sensitive designs that require leading edge programmable logic solutions. A total of four function blocks provide 1,500 usable gates. Pin-to-pin propagation delays are as fast as 5.5 ns with a maximum system frequency of 192 MHz.
Features
1. Low power 3.3V 64 macrocell CPLD
2. 5.5 ns pin-to-pin logic delays
3. System frequencies up to 192 MHz
4. 64 macrocells with 1,500 usable gates
5. Available in small footprint packages
- 44-pin VQFP (36 user I/O pins)
- 48-ball CS BGA (40 user I/O pins)
- 56-ball CP BGA (48 user I/O pins)
- 100-pin VQFP (68 user I/O pins)
6. Optimized for 3.3V systems
- Ultra-low power operation
- Typical Standby Current of 17 μA at 25°C
- 5V tolerant I/O pins with 3.3V core supply
- Advanced 0.35 micron five layer metal EEPROM process
- Fast Zero Power CMOS design technology
- 3.3V PCI electrical specification compatible outputs (no internal clamp diode on any input or I/O, no minimum clock input capacitance)
7. Advanced system features
- In-system programming
- Input registers
- Predictable timing model
- Up to 23 available clocks per function block
- Excellent pin retention during design changes
- Full IEEE Standard 1149.1 boundary-scan (JTAG)
- Four global clocks
- Eight product term control terms per function block
8. Fast ISP programming times
9. Port Enable pin for dual function of JTAG ISP pins
10. 2.7V to 3.6V supply voltage at industrial temperature range
11. Programmable slew rate control per macrocell
12. Security bit prevents unauthorized access
13. Refer to XPLA3 family data sheet (DS012) for architecture description
Device Part Marking
